Data sheet acquired from Harris Semiconductor # CD74HC652, CD74HCT652 High-Speed CMOS Logic Octal-Bus Transceiver/Registers, Three-State February 1998 #### Features - CD74HC652, CD74HCT652 . . . . . Non-Inverting - . Independent Registers for A and B Buses - · Three-State Outputs - Drives 15 LSTTL Loads - Typical Propagation Delay = 12ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF - Fanout (Over Temperature Range) - Standard Outputs........... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range ... -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - Alternate Source is Philips - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ #### **Pinout** CD74HC652, CD74HCT652 (PDIP, SOIC) TOP VIEW ## Description The Harris CD74HC652 and CD74HCT652 three-state, octalbus transceiver/registers use silicon-gate CMOS technology to achieve operating speeds similar to LSTTL with the low power consumption of standard CMOS integrated circuits. The CD74HC652 and CD74HCT652 have non-inverting outputs. These devices consists of bus transceiver circuits, Dtype flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Output Enables OEAB and OEBA are provided to control the transceiver functions. SAB and SBA control pins are provided to select whether real-time or stored data is transferred. The circuitry used for select control will eliminate the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A LOW input level selects real-time data, and a HIGH selects stored data. The following examples demonstrates the four fundamentals bus-management functions that can be performed with the octal-bus transceivers and registers. Data on the A or B data bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock pins (CAB or CBA) regardless of the select of the control pins. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the D-type flip-flops by simultaneously enabling $OE_{AB}$ and $OE_{BA}$ . In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines will remain at its last state. ## Ordering Information | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|------------|-------------| | CD74HC652EN | -55 to 125 | 24 Ld PDIP | E24.3 | | CD74HCT652M | -55 to 125 | 24 Ld SOIC | M24.3 | #### NOTES: - When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Wafer and die is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. # Functional Diagram #### **FUNCTION TABLE** | | | INP | UTS | | | DAT | A I/O | OPERATION ( | OR FUNCTION | |------------------|------------------|----------|----------|---------------|---------------|----------------------|-------------------------|------------------------------|------------------------------| | OE <sub>AB</sub> | OE <sub>BA</sub> | CAB | СВА | SAB | SBA | A0 THRU A7 | B0 THRU B7 | 651 | 652 | | L | Н | H or L | H or L | Х | Х | Input | Input | Isolation (Note 3) | Isolation (Note 3) | | L | Н | 1 | 1 | Х | Х | 1 | | Store A and B Data | Store A and B Data | | Х | Н | <b>↑</b> | H or L | Х | Х | Input | Unspecified<br>(Note 4) | Store A, Hold B | Store A, Hold B | | Н | Н | <b>↑</b> | <b>↑</b> | X<br>(Note 5) | Х | Input | Output | Store A in Both<br>Registers | Store A in Both<br>Registers | | L | Х | H or L | <b>↑</b> | Х | Х | Unspecified (Note 4) | Input | Hold A, Store B | Hold A, Store B | | L | L | <b>↑</b> | <b>↑</b> | Х | X<br>(Note 5) | Output | Input | Store B in Both<br>Registers | Store B in Both<br>Registers | | L | L | Х | Х | Х | L | Output | Input | Real-Time B Data to<br>A Bus | Real-Time B Data to<br>A Bus | | L | L | Х | H or L | Х | Н | | | Stored B Data to A<br>Bus | Stored B Data to A<br>Bus | #### **FUNCTION TABLE** | | | INP | UTS | | | DATA I/O OPERATION OR FUNCTION | | | | | |------------------|------------------|--------|--------|-----|-----|--------------------------------|--------|-------------------------------|------------------------------|--| | OE <sub>AB</sub> | OE <sub>BA</sub> | CAB | СВА | SAB | SBA | A0 THRU A7 B0 THRU B7 | | 651 | 652 | | | Н | Н | Х | Х | L | Х | Input | Output | Real-Time A Data to<br>B Bus | Real-Time A Data to<br>B Bus | | | Н | Н | H or L | Х | Н | Х | | | Stored A Data to B<br>Bus | Stored A Data to B<br>Bus | | | Н | L | H or L | H or L | Н | Н | Output | Output | Stored A Data to B<br>Bus and | Stored A Data to B<br>Bus | | | | | | | | | | | Stored B Data to A<br>Bus | Stored B Data to A<br>Bus | | #### NOTES: - 3. To prevent excess currents in the High-Z (isolation) modes, all I/O terminals should be terminated with $10k\Omega$ to $1M\Omega$ resistors. - 4. The data output functions may be enabled or disabled by various signals at the $OE_{AB}$ or $\overline{OE}_{BA}$ inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs. - Select Control = L: Clocks can occur simultaneously. Select Control = H: Clocks must be staggered in order to load both registers. # Absolute Maximum Ratings DC Supply Voltage, $V_{CC}$ (Voltages Referenced to Ground) ... -0.5V to 7V DC Input Diode Current, $I_{IK}$ For $V_I < -0.5$ V or $V_I > V_{CC} + 0.5$ V ... $\pm 20$ mA DC Drain Current, $I_O$ For -0.5V $< V_O < V_{CC} + 0.5$ V ... $\pm 35$ mA DC Output Diode Current, $I_{OK}$ For $V_O < -0.5$ V or $V_O > V_{CC} + 0.5$ V ... $\pm 20$ mA DC Output Source or Sink Current per Output Pin, $I_O$ For $V_O > -0.5$ V or $V_O < V_{CC} + 0.5$ V ... $\pm 25$ mA DC $V_{CC}$ or Ground Current, $I_{CC}$ ... $\pm 50$ mA Operating Conditions #### **Thermal Information** | Thermal Resistance (Typical, Note 6) | $\theta_{JA}$ (oC/W) | |---------------------------------------------------------------------|----------------------| | PDIP Package | 75 | | SOIC Package | | | Maximum Junction Temperature (Hermetic Package or | | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s)<br>(SOIC - Lead Tips Only) | 300°C | | Temperature Range, T <sub>A</sub> | 55°C to 125°C | |-------------------------------------------------------------|-----------------------| | Supply Voltage Range, V <sub>CC</sub> | | | HC Types | 2V to 6V | | HCT Types | 4.5V to 5.5V | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> | 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | | 2V | 1000ns (Max) | | 4.5V | . 500ns (Max) | | 6V | . 400ns (Max) | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 6. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. #### **DC Electrical Specifications** | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |-----------------------|-----------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | V <sub>IS</sub> (V) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | ٧ | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.3 | - | 0.3 | - | 0.3 | ٧ | | Voltage | | | | 4.5 | - | - | 0.9 | - | 0.9 | - | 0.9 | ٧ | | | | | | 6 | - | - | 1.2 | - | 1.2 | - | 1.2 | ٧ | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | ٧ | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | ٧ | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | ٧ | | High Level Output | | | - | - | - | - | - | - | - | - | - | ٧ | | Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | ٧ | | | | | -7.8 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | ٧ | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | Voltage<br>CMOS Loads | | $V_{IL}$ | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | | | - | - | - | - | - | - | - | - | - | ٧ | | Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | ٧ | | | | | 7.8 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | # DC Electrical Specifications (Continued) | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |----------------------------------------------------------------------|------------------------------------|-----------------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | V <sub>IS</sub> (V) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Input Leakage<br>Current | lį | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | Three- State Leakage<br>Current | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μА | | HCT TYPES | • | | • | | | | | | | • | • | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | II | V <sub>CC</sub><br>and<br>GND | 0 | 5.5 | - | | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Three- State Leakage<br>Current | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | - | 5.5 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | NOTE: For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. # **HCT Input Loading Table** | INPUT | UNIT LOADS | |------------------------------------------------------------------------|------------| | <del>OE</del> BA | 1.3 | | OE <sub>AB</sub> | 0.75 | | Clock A to B, B to A | 0.6 | | Select A, Select B | 0.45 | | Inputs A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> | 0.3 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., $360\mu A$ max at $25^{\circ}C$ . # **Prerequisite for Switching Specifications** | | | | | 25°C | | -40 | °C TO 8 | 5°C | -55 <sup>0</sup> | °C TO 12 | 5°C | | |-----------------------------|------------------|---------------------|-----|------|-----|-----|---------|-----|------------------|----------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | HC TYPES | • | | | | | | | | | | | | | Maximum Clock | f <sub>MAX</sub> | 2 | 6 | - | - | 5 | - | - | 4 | - | - | MHz | | Frequency | | 4.5 | 30 | - | - | 25 | - | - | 20 | - | - | MHz | | | | 6 | 35 | - | - | 29 | - | - | 23 | - | - | MHz | | Setup Time | tsu | 2 | 60 | - | - | 75 | - | - | 90 | - | - | ns | | Data to Clock | | 4.5 | 12 | - | - | 15 | - | - | 18 | - | - | ns | | | | 6 | 10 | - | - | 13 | - | - | 15 | - | - | ns | | Hold Time | tH | 2 | 35 | - | - | 45 | - | - | 55 | - | - | ns | | Data to Clock | | 4.5 | 7 | - | - | 9 | - | - | 11 | - | - | ns | | | | 6 | 6 | - | - | 8 | - | - | 9 | - | - | ns | | Clock Pulse Width | t <sub>W</sub> | 2 | 80 | - | - | 100 | - | - | 120 | - | - | ns | | | | 4.5 | 16 | - | - | 20 | - | - | 24 | - | - | ns | | | | 6 | 14 | - | - | 17 | - | - | 20 | - | - | ns | | HCT TYPES | | | | | | | | | | | | | | Maximum Clock<br>Frequency | f <sub>MAX</sub> | 4.5 | 25 | - | - | 20 | - | - | 17 | - | - | MHz | | Setup Time<br>Data to Clock | tsu | 4.5 | 12 | - | - | 15 | - | - | 18 | - | - | ns | | Hold Time<br>Data to Clock | t <sub>H</sub> | 4.5 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | Clock Pulse Width | t <sub>W</sub> | 4.5 | 25 | - | - | 31 | - | - | 38 | - | - | ns | # Switching Specifications Input $t_{\text{r}}, \, t_{\text{f}} = 6 \text{ns}$ | | | TEST | v <sub>cc</sub> | | 25°C | | -40°C T | O 85°C | -55°C TO 125°C | | | |----------------------------------------------------------------------|-------------------------------------|-----------------------|-----------------|-----|------|-----|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | - | | | | | | Propagation Delay,<br>Store A Data to B Bus<br>Store B Data to A Bus | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 220 | - | 275 | - | 300 | ns | | | | | 4.5 | - | - | 44 | - | 55 | - | 66 | ns | | | | | 6 | - | - | 37 | - | 47 | - | 5.6 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 135 | - | 170 | - | 205 | ns | | A Data to B Bus B Data to A Bus | | | 4.5 | - | - | 27 | - | 34 | - | 41 | ns | | | | | 6 | - | - | 23 | - | 29 | - | 35 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 170 | - | 215 | - | 255 | ns | | Select to Data | | | 4.5 | - | - | 34 | - | 43 | - | 51 | ns | | | | | 6 | - | - | 29 | - | 37 | - | 43 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | # Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued) | | TEST V <sub>CC</sub> 25°C | | | -40°C T | O 85°C | -55°C T | O 125°C | | | | | |------------------------------------------------|-------------------------------------|-----------------------|-----|---------|--------|---------|---------|-----|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Three-State Disabling Time Bus | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 175 | - | 220 | - | 265 | ns | | to Output or Register to Output | | | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | | 6 | - | - | 30 | - | 37 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | ı | - | - | - | ns | | Three-State Enabling Time Bus | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 175 | - | 220 | - | 265 | ns | | to Output or Register to Output | | | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | | 6 | - | - | 30 | - | 37 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | $C_L = 50pF$ | 2 | - | - | 60 | - | 75 | - | 90 | ns | | | | | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | | | | 6 | - | - | 10 | - | 13 | - | 15 | ns | | Three-State Output Capacitance | CO | - | ı | - | - | 20 | ı | 20 | - | 20 | pF | | Input Capacitance | C <sub>I</sub> | - | 1 | - | - | 10 | - | 10 | - | 10 | pF | | Maximum Frequency | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5 | - | 60 | - | i | - | - | - | MHz | | Power Dissipation Capacitance (Notes 7, 8) | C <sub>PD</sub> | - | 5 | - | 52 | - | - | - | - | - | pF | | HCT TYPES | | | | | | | | | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 44 | - | 55 | - | 66 | ns | | Store A Data to B Bus<br>Store B Data to A Bus | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 37 | - | 46 | - | 56 | ns | | A Data to B Bus<br>B Data to A Bus | | C <sub>L</sub> = 15pF | 5 | - | 15 | - | - | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 46 | - | 58 | - | 69 | ns | | Select to Data | | C <sub>L</sub> = 15pF | 5 | - | 19 | - | - | - | - | - | ns | | Three-State Disabling Time Bus | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | to Output or Register to Output | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | | Three-State Enabling Time Bus | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 45 | - | 56 | - | 68 | ns | | to Output or Register to Output | | C <sub>L</sub> = 15pF | 5 | - | 19 | - | - | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | Three-State Output<br>Capacitance | CO | - | - | - | - | 20 | - | 20 | - | 20 | pF | | Input Capacitance | Cl | - | - | - | - | 10 | - | 10 | - | 10 | pF | | Maximum Frequency | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5 | - | 45 | - | - | - | - | - | MHz | | Power Dissipation Capacitance (Notes 7, 8) | C <sub>PD</sub> | - | 5 | - | 52 | - | - | - | - | - | pF | #### NOTES: <sup>7.</sup> $C_{\mbox{\scriptsize PD}}$ is used to determine the dynamic power consumption, per package. <sup>8.</sup> $P_D = V_{CC}^2 C_{PD} f_i + \sum V_{CC}^2 C_L f_o$ where $f_i$ = input frequency, $f_o$ = output frequency, $C_L$ = output load capacitance, $C_S$ = switch capacitance, $V_{CC}$ = supply voltage. ## Test Circuits and Waveforms NOTE: Outputs should be switching from 10% $V_{CC}$ to 90% $V_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 2. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 4. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC NOTE: Outputs should be switching from 10% $V_{CC}$ to 90% $V_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 3. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 5. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC ### Test Circuits and Waveforms (Continued) 3V CLOCK **INPUT** 0.3V **GND** t<sub>H(L)</sub> t<sub>H(H)</sub> 3V DATA 1.3V **INPUT** GND tSU(L) tSU(H) t<sub>TLH</sub> - t<sub>THL</sub> 90% 90% 1.3V - 10% OUTPUT t<sub>PHL</sub> <sup>t</sup>REM **3V** SET, RESET **OR PRESET** GND IC $\textbf{C}_{\textbf{L}}$ 50pF FIGURE 6. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS FIGURE 7. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS FIGURE 8. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 9. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . #### FIGURE 10. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated